# 24-Bit, 20kHz, Low-Power ANALOG-TO-DIGITAL CONVERTER 

## FEATURES

- 24 BITS-NO MISSING CODES
- 19 BITS EFFECTIVE RESOLUTION UP TO 20kHz DATA RATE
- LOW NOISE: 1.5ppm
- DIFFERENTIAL INPUTS
- INL: 15ppm (max)
- EXTERNAL REFERENCE ( 0.5 V to 5 V )
- POWER-DOWN MODE
- SYNC MODE
- LOW POWER: 8 mW at 20 kHz

5 mW at 10 kHz

## APPLICATIONS

- CARDIAC DIAGNOStICS
- DIRECT THERMOCOUPLE INTERFACES
- BLOOD ANALYSIS
- INFRARED PYROMETERS
- LIQUID/GAS CHROMATOGRAPHY
- PRECISION PROCESS CONTROL


## DESCRIPTION

The ADS1251 is a precision, wide dynamic range, deltasigma, Analog-to-Digital (A/D) converter with 24-bit resolution operating from a single +5 V supply. The delta-sigma architecture features wide dynamic range, and 24 bits of no missing code performance. Effective resolution of 19 bits (1.5ppm of rms noise) is achieved at conversion rates up to 20 kHz .

The ADS1251 is designed for high-resolution measurement applications in cardiac diagnostics, smart transmitters, industrial process control, weigh scales, chromatography, and portable instrumentation. The converter includes a flexible, 2-wire synchronous serial interface for low-cost isolation.

The ADS1251 is a single-channel converter and is offered in an SO-8 package. It is pin-compatible with the faster ADS1252 ( 41.7 kHz data rate).


Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

[^0]ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| Analog Input: Current $\qquad$ $\pm 100 \mathrm{~mA}$, Momentary $\pm 10 \mathrm{~mA}$, Continuous <br> Voltage $\qquad$ GND -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |  |
| :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}$ to GND ................................................................. -0.3 V to 6V |  |
| $\mathrm{V}_{\text {REF }}$ Voltage to GND | -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Digital Input Voltage to G | -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Digital Output Voltage to GND | -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Operating Temperature | ......... $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| Power Dissipatio | 500 mW |

NOTE: (1) Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.

## ELECTROSTATIC DISCHARGE SENSITIVITY

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## PACKAGE/ORDERING INFORMATION ${ }^{(1)}$

| PRODUCT | PACKAGE-LEAD | PACKAGE DESIGNATOR | $\qquad$ | PACKAGE MARKING | ORDERING NUMBER | TRANSPORT MEDIA, QUANTITY |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADS1251 | SO-8 | D | $-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}$ | ADS1251U | $\begin{gathered} \text { ADS1251U } \\ \text { ADS1251U/2K5 } \end{gathered}$ | Rails, 100 <br> Tape and Reel, 2500 |

NOTE: (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

PRODUCT FAMILY

| PRODUCT | \# OF INPUTS | MAXIMUM DATA RATE | COMMENTS |
| :---: | :---: | :---: | :--- |
| ADS1250 | 1 Differential | 25.0 kHz | Includes PGA from 1 to 8 |
| ADS1251 | 1 Differential | 20.8 kHz |  |
| ADS1252 | 1 Differential | 41.7 kHz |  |
| ADS1253 | 4 Differential | 20.8 kHz |  |
| ADS1254 | 4 Differential | 20.8 kHz | Includes Separate Analog and Digital Supplies |

## ELECTRICAL CHARACTERISTICS

All specifications at $T_{\text {MIN }}$ to $T_{M A X}, V_{D D}=+5 \mathrm{~V}, C L K=8 \mathrm{MHz}$, and $\mathrm{V}_{\text {REF }}=4.096$, unless otherwise specified.

\begin{tabular}{|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{PARAMETER} \& \multirow[b]{2}{*}{CONDITIONS} \& \multicolumn{3}{|c|}{ADS1251U} \& \multirow[b]{2}{*}{UNITS} \\
\hline \& \& MIN \& TYP \& MAX \& \\
\hline \begin{tabular}{l}
ANALOG INPUT \\
Full-Scale Input Voltage \\
Absolute Input Voltage \\
Differential Input Impedance \\
Input Capacitance \\
Input Leakage
\end{tabular} \& \[
\begin{gathered}
+\mathrm{V}_{\text {IN }}-\left(-\mathrm{V}_{\text {IN }}\right) \\
+\mathrm{V}_{\text {IN }} \text { or }-\mathrm{V}_{\text {IN }} \text { to } \mathrm{GND} \\
\mathrm{CLK}=3.84 \mathrm{kHz} \\
\mathrm{CLK}=1 \mathrm{MHz} \\
\mathrm{CLK}=8 \mathrm{MHz} \\
\text { At }+25^{\circ} \mathrm{C} \\
\text { At } \mathrm{T}_{\text {MIN }} \text { to } \mathrm{T}_{\text {MAX }}
\end{gathered}
\] \& -0.3 \& \[
\begin{gathered}
\pm \mathrm{V}_{\text {REF }} \\
\\
430 \\
1.7 \\
210 \\
6 \\
5
\end{gathered}
\] \& \[
\mathrm{V}_{\mathrm{DD}}
\] \& \begin{tabular}{l}
V
V \\
\(\mathrm{M} \Omega\) \\
\(\mathrm{M} \Omega\) \\
\(k \Omega\) \\
pF \\
pA \\
nA
\end{tabular} \\
\hline \begin{tabular}{l}
DYNAMIC CHARACTERISTICS \\
Data Rate \\
Bandwidth \\
Serial Clock (SCLK) \\
System Clock Input (CLK)
\end{tabular} \& \(-3 \mathrm{~dB}, \mathrm{CLK}=8 \mathrm{MHz}\) \& 4.24 \& \& \[
\begin{gathered}
20.8 \\
8 \\
8
\end{gathered}
\] \& \begin{tabular}{l}
kHz \\
kHz \\
MHz \\
MHz
\end{tabular} \\
\hline \begin{tabular}{l}
ACCURACY \\
Integral Nonlinearity \\
THD \\
Noise \\
Resolution \\
No Missing Codes \\
Common-Mode Rejection \\
Gain Error \\
Offset Error \\
Gain Sensitivity to \(\mathrm{V}_{\text {REF }}\) \\
Power-Supply Rejection Ratio
\end{tabular} \& Differential Input 1 kHz Input; 0.1 dB below FS
\[
60 \mathrm{~Hz}, \mathrm{AC}
\] \& \begin{tabular}{l}
24 \\
24 \\
90 \\
70
\end{tabular} \& \(\pm 0.0002\)
105
1.5

98
0.1
$\pm 30$
$1: 1$

80 \& | $\pm 0.0015$ |
| :--- |
| 2.5 |
| 1 $\pm 100$ | \& \% of FSR

dB
ppm of FSR, rms
Bits
Bits
dB
\% of FSR
ppm of FSR
dB <br>

\hline | PERFORMANCE OVER TEMPERATURE |
| :--- |
| Offset Drift |
| Gain Drift | \& \& \& \[

$$
\begin{gathered}
0.07 \\
0.4
\end{gathered}
$$

\] \& \& | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| :--- |
| $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ | <br>

\hline
\end{tabular}

ADS1251

## ELECTRICAL CHARACTERISTICS (Cont.)

All specifications at $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}, \mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V}, C L K=8 \mathrm{MHz}$, and $\mathrm{V}_{\text {REF }}=4.096$, unless otherwise specified.

| PARAMETER | CONDITIONS | ADS1251U |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| VOLTAGE REFERENCE <br> $V_{\text {REF }}$ <br> Load Current |  | 0.5 | $\begin{gathered} 4.096 \\ 32 \end{gathered}$ | $V_{D D}$ | $\begin{gathered} \mathrm{V} \\ \mu \mathrm{~A} \end{gathered}$ |
| DIGITAL INPUT/OUTPUT <br> Logic Family <br> Logic Level: $\mathrm{V}_{\mathrm{IH}}$ <br> $V_{\text {IL }}$ <br> $\mathrm{V}_{\mathrm{OH}}$ <br> $V_{\mathrm{OL}}$ <br> Input (SCLK, CLK) Hysteresis <br> Data Format | $\begin{aligned} \mathrm{I}_{\mathrm{OH}} & =-500 \mu \mathrm{~A} \\ \mathrm{I}_{\mathrm{OL}} & =500 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & +4.0 \\ & -0.3 \\ & +4.5 \end{aligned}$ | CMOS <br> 0.6 <br> y Two's | $\begin{gathered} +V_{\mathrm{DD}}+0.3 \\ +0.8 \\ 0.4 \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| POWER-SUPPLY REQUIREMENTS <br> Operation <br> Quiescent Current <br> Operating Power <br> Power-Down Current | $V_{\text {DD }}=+5 \mathrm{VDC}$ | +4.75 | $\begin{aligned} & +5 \\ & 1.5 \\ & 7.5 \\ & 0.4 \end{aligned}$ | $\begin{gathered} +5.25 \\ 2 \\ 10 \\ 1 \end{gathered}$ | VDC <br> mA <br> mW <br> $\mu \mathrm{A}$ |
| TEMPERATURE RANGE <br> Operating <br> Storage |  | $\begin{aligned} & -40 \\ & -60 \end{aligned}$ |  | $\begin{gathered} +85 \\ +100 \end{gathered}$ | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

## PIN CONFIGURATION



PIN DESCRIPTIONS
$\left.\left.\begin{array}{|c|c|l|}\hline \text { PIN } & \text { NAME } & \text { PIN DESCRIPTION } \\ \hline 1 & +V_{I N} & \begin{array}{l}\text { Analog Input: Positive Input of the Differen- } \\ \text { tial Analog Input } \\ \text { Analog Input: Negative Input of the Differ- } \\ \text { ential Analog Input. } \\ \text { Input: Power-Supply Voltage, +5V } \\ \text { Digital Input: Device System Clock. The } \\ \text { system clock is in the form of a CMOS- } \\ \text { compatible clock. This is a Schmitt-Trigger } \\ \text { input. } \\ 4 \\ 5\end{array} \\ \hline \text { Digital Output: Serial Data Output/Data } \\ \text { Ready. This output indicates that a new } \\ \text { output word is available from the ADS1251 } \\ \text { data output register. The serial data is } \\ \text { clocked out of the serial data output shift } \\ \text { register using SCLK. } \\ \text { Digital Input: Serial Clock. The serial clock } \\ \text { is in the form of a CMOS-compatible clock. } \\ \text { The serial clock operates independently } \\ \text { from the system clock, therefore, it is pos- } \\ \text { sible to run SCLK at a higher frequency } \\ \text { than CLK. The normal state of SCLK is } \\ \text { LOW. Holding SCLK HIGH will either ini- } \\ \text { tiate a modulator reset for synchronizing } \\ \text { multiple converters or enter power-down } \\ \text { mode. This is a Schmitt-Trigger input. } \\ \text { Input: Ground }\end{array}\right\} \begin{array}{l}\text { Analog Input: Reference Voltage Input }\end{array}\right]$

## TYPICAL CHARACTERISTICS

At $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V}, \mathrm{CLK}=8 \mathrm{MHz}$, and $\mathrm{V}_{\mathrm{REF}}=4.096$, unless otherwise specified.







## TYPICAL CHARACTERISTICS (Cont.)

At $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V}, C L K=8 \mathrm{MHz}$, and $\mathrm{V}_{\text {REF }}=4.096$, unless otherwise specified.







## TYPICAL CHARACTERISTICS (Cont.)

At $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V}, \mathrm{CLK}=8 \mathrm{MHz}$, and $\mathrm{V}_{\text {REF }}=4.096$, unless otherwise specified.







## THEORY OF OPERATION

The ADS1251 is a precision, high-dynamic range, 24-bit, delta-sigma, A/D converter capable of achieving very high-resolution digital results at high data rates. The analog input signal is sampled at a rate determined by the frequency of the system clock (CLK). The sampled analog input is modulated by the delta-sigma A/D modulator, which is followed by a digital filter. A Sinc ${ }^{5}$ digital low-pass filter processes the output of the delta-sigma modulator and writes the result into the data-output register. The DOUT/DRDY pin is pulled LOW, indicating that new data are available to be read by the external microcontroller/microprocessor. As shown in the block diagram on the front page, the main functional blocks of the ADS1251 are the 4th-order delta-sigma modulator, a digital filter, control logic, and a serial interface. Each of these functional blocks is described in the following sections.

## ANALOG INPUT

The ADS1251 contains a fully differential analog input. In order to provide low system noise, common-mode rejection of 98 dB , and excellent power-supply rejection, the design topology is based on a fully differential switched-capacitor architecture. The bipolar input voltage range is from -4.096 to +4.096 V , when the reference input voltage equals +4.096 V . The bipolar range is with respect to $-\mathrm{V}_{\mathbb{I N}}$, and not with respect to GND.

The differential input impedance of the analog input changes with the ADS1251 system clock frequency (CLK). The relationship is:

$$
\text { Impedance }(\Omega)=(8 \mathrm{MHz} / \mathrm{CLK}) \cdot 210,000
$$

See application note Understanding the ADS1251, ADS1253, and ADS1254 Input Circuitry (SBAA086), available for download from Tl's web site www.ti.com.

With regard to the analog-input signal, the overall analog performance of the device is affected by three items. First, the input impedance can affect accuracy. If the source impedance of the input signal is significant, or if there is passive filtering prior to the ADS1251, a significant portion of the signal can be lost across this external impedance. The magnitude of the effect is dependent on the desired system performance.

Second, the current into or out of the analog inputs must be limited. Under no conditions should the current into or out of the analog inputs exceed 10 mA .
Third, to prevent aliasing of the input signal, the bandwidth of the analog-input signal must be band-limited; the bandwidth is a function of the system clock frequency. With a system
clock frequency of 8 MHz , the data output rate is 20.8 kHz with a -3 dB frequency of 4.24 kHz . The -3 dB frequency scales with the system clock frequency.
To ensure the best linearity of the ADS1251, and to maximize the elimination of even-harmonic noise errors, a fully differential signal is recommended.
For more information about the ADS1251 input structure, refer to application note SBAA086 found at www.ti.com.

## BIPOLAR INPUT

Each of the differential inputs of the ADS1251 must stay between -0.3 V and $\mathrm{V}_{\mathrm{DD}}$. With a reference voltage at less than half of $\mathrm{V}_{\mathrm{DD}}$, one input can be tied to the reference voltage, and the other input can range from $0 V$ to $2 \cdot \mathrm{~V}_{\text {REF }}$. By using a three op amp circuit featuring a single amplifier and four external resistors, the ADS1251 can be configured to accept bipolar inputs referenced to ground. The conventional $\pm 2.5 \mathrm{~V}, \pm 5 \mathrm{~V}$, and $\pm 10 \mathrm{~V}$ input ranges can be interfaced to the ADS1251 using the resistor values shown in Figure 1.


FIGURE 1. Level-Shift Circuit for Bipolar Input Ranges.

## DELTA-SIGMA MODULATOR

The ADS1251 operates from a nominal system clock frequency of 8 MHz . The modulator frequency is fixed in relation to the system clock frequency. The system clock frequency is divided by 6 to derive the modulator frequency ( $\mathrm{f}_{\text {mOD }}$ ). Therefore, with a system clock frequency of 8 MHz , the modulator frequency is 1.333 MHz . Furthermore, the oversampling ratio of the modulator is fixed in relation to the modulator frequency. The oversampling ratio of the modulator is 64 , and with the modulator frequency running at 1.333 MHz , the data rate is 20.8 kHz . Using a slower system clock frequency will result in a lower data output rate, as shown in Table I.

| CLK (MHz) | DATA OUTPUT RATE (Hz) |
| :---: | :---: |
| $8^{(1)}$ | 20,833 |
| $7.372800^{(1)}$ | 19,200 |
| $6.144000^{(1)}$ | 16,000 |
| $6.000000^{(1)}$ | 15,625 |
| $4.915200^{(1)}$ | 12,800 |
| $3.686400^{(1)}$ | 9600 |
| $3.072000^{(1)}$ | 8000 |
| $2.457600^{(1)}$ | 6400 |
| $1.843200^{(1)}$ | 4800 |
| 0.921600 | 2400 |
| 0.460800 | 1200 |
| 0.384000 | 1000 |
| 0.192000 | 500 |
| 0.038400 | 100 |
| 0.023040 | 60 |
| 0.019200 | 50 |
| 0.011520 | 30 |
| 0.009600 | 25 |
| 0.007680 | 20 |
| 0.006400 | 16.67 |
| 0.005760 | 15 |
| 0.004800 | 12.50 |
| 0.003840 | 10 |
| NOTE: (1) Standard Clock Oscillator. |  |
|  |  |

TABLE I. CLK Rate versus Data Output Rate.

## REFERENCE INPUT

The reference input takes an average current of $32 \mu \mathrm{~A}$ with a 8 MHz system clock. This current will be proportional to the system clock. A buffered reference is recommended for the ADS1251. The recommended reference circuit is shown in Figure 2.
Reference voltages higher than 4.096 V will increase the fullscale range, while the absolute internal circuit noise of the converter remains the same. This will decrease the noise in terms of ppm of full-scale, which increases the effective resolution (see typical characteristic RMS Noise vs $V_{R E F}$ Voltage).

## DIGITAL FILTER

The digital filter of the ADS1251, referred to as a Sinc ${ }^{5}$ filter, computes the digital result based on the most recent outputs from the delta-sigma modulator. At the most basic level, the digital filter can be thought of as averaging the modulator results in a weighted form and presenting this average as the digital output. The digital output rate, or data rate, scales directly with the system clock frequency. This allows the data output rate to be changed over a very wide range (five orders of magnitude) by changing the system clock frequency. However, it is important to note that the -3 dB point of the filter is 0.2035 times the data output rate, so the data output rate should allow for sufficient margin to prevent attenuation of the signal of interest.
As the conversion result is essentially an average, the data-output rate determines the location of the resulting notches in the digital filter (see Figure 3). Note that the first notch is located at the data output rate frequency, and subsequent notches are located at integer multiples of the data output rate; this allows for rejection of not only the fundamental frequency, but also harmonic frequencies. In this manner, the data output rate can be used to set specific notch frequencies in the digital filter response.
For example, if the rejection of power-line frequencies is desired, then the data output rate can simply be set to the power-line frequency. For 50 Hz rejection, the system clock


FIGURE 2. Recommended External Voltage Reference Circuit for Best Low-Noise Operation with the ADS1251.
frequency must be 19.200 kHz , and this sets the data output rate to 50 Hz (see Table I and Figure 4). For 60 Hz rejection, the system CLK frequency must be 23.040 kHz , and this sets the data output rate to 60 Hz (see Table I and Figure 5). If both 50 Hz and 60 Hz rejection is required, then the system CLK must be 3.840 kHz ; this sets the data output rate to 10 Hz and rejects both 50 Hz and 60 Hz (see Table I and Figure 6).
There is an additional benefit in using a lower data output rate. It provides better rejection of signals in the frequency band of interest. For example, with a 50 Hz data output rate, a significant signal at 75 Hz may alias back into the passband at 25 Hz . This is due to the fact that rejection at 75 Hz may only be 66dB in the stopband-frequencies higher than the first notch frequency (see Figure 4). However, setting the data output rate to 10 Hz provides 135 dB rejection at 75 Hz (see Figure 6). A similar benefit is gained at frequencies near the data output rate (see Figures 7, 8, 9, and 10). For example, with a 50 Hz data output rate, rejection at 55 Hz may only be 105 dB (see Figure 7). With a 10 Hz data output rate, however, rejection at 55 Hz will be 122dB (see Figure 8). If a slower data output rate does not meet the system requirements, then the analog front-end can be designed to provide the needed attenuation to prevent aliasing. Additionally, the data output rate may be increased and additional digital filtering may be done in the processor or controller.
Application note SBAA103, A Spreadsheet to Calculate the Frequency Response of the ADS1250-54, available for download from Tl's web site at www.ti.com, provides a simple tool for calculating the ADS1250 frequency response for any CLK frequency.
The digital filter is described by the following transfer function:

$$
\begin{aligned}
& |H(f)|=\left|\frac{\sin \left(\frac{\pi \cdot f \cdot 64}{f_{M O D}}\right)}{64 \cdot \sin \left(\frac{\pi \cdot f}{f_{M O D}}\right)}\right|^{5} \\
& \text { or } \\
& H(z)=\left(\frac{1-z^{-64}}{64 \cdot\left(1-z^{-1}\right)}\right)^{5}
\end{aligned}
$$

The digital filter requires five conversions to fully settle. The modulator has an oversampling ratio of 64; therefore, it requires $5 \cdot 64$, or 320 modulator results (or clocks) to fully settle. As the modulator clock is derived from the system CLK (modulator clock $=$ CLK $\div 6$ ), the number of system clocks required for the digital filter to fully settle is $5 \cdot 64 \cdot 6$, or 1920 CLKs. This means that any significant step change at the analog input requires five full conversions to settle. However, if the step change at the analog input occurs asynchronously to the DOUT/DRDY pulse, six conversions are required to ensure full settling.

## CONTROL LOGIC

The control logic is used for communications and control of the ADS1251.

## Power-Up Sequence

Prior to power-up, all digital and analog input pins must be LOW. At the time of power-up, these signal inputs can be biased to a voltage other than OV ; however, they should never exceed $+V_{D D}$.
Once the ADS1251 powers up, the DOUT/ $\overline{\operatorname{DRDY}}$ line will pulse LOW on the first conversion for which the data is valid from the analog input signal.

## DOUT/DRDY

The DOUT/DRDY output signal alternates between two modes of operation. The first mode of operation is the Data Ready mode ( $\overline{\mathrm{DRDY}})$ to indicate that new data have been loaded into the data output register and are ready to be read. The second mode of operation is the Data Output (DOUT) mode and is used to serially shift data out of the Data Output Register (DOR). See Figure 11 for the time domain partitioning of the $\overline{\text { DRDY }}$ and DOUT function.
See Figure 12 for the basic timing of DOUT/DRDY. During the time defined by $t_{2}, t_{3}$, and $t_{4}$, the DOUT/DRDY pin functions in $\overline{\text { DRDY }}$ mode. The state of the DOUT/ $\overline{\text { DRDY }}$ pin


FIGURE 3. Normalized Digital Filter Response.


FIGURE 5. Digital Filter Response (60Hz).


FIGURE 7. Expanded Digital Filter Response ( 50 Hz with a 50 Hz data output rate).


FIGURE 4. Digital Filter Response ( 50 Hz ).


FIGURE 6. Digital Filter Response (10Hz Multiples).


FIGURE 8. Expanded Digital Filter Response (50Hz with a 10 Hz data output rate).


FIGURE 9. Expanded Digital Filter Response ( 60 Hz with a 60 Hz data output rate).
is HIGH prior to the internal transfer of new data to the DOR. The result of the A/D conversion is written to the DOR from the Most Significant Bit (MSB) to the Least Significant Bit (LSB) in the time defined by $t_{1}$ (see Figures 11 and 12). The DOUT/ $\overline{\text { DRDY }}$ line then pulses LOW for the time defined by $t_{2}$, and then drives the line HIGH for the time defined by $t_{3}$ to indicate that new data are available to be read. At this point, the function of the DOUT/DRDY pin changes to DOUT mode. Data are shifted out on the pin after $t_{7}$. If the MSB is high (because of a negative result) the DOUT/DRDY signal will stay HIGH after the end of time $t_{3}$. The device communicating with the ADS1251 can provide SCLKs to the ADS1251 after the time defined by $\mathrm{t}_{6}$. The normal mode of reading data from the ADS1251 is for the device reading the ADS1251 to latch the data on the rising edge of SCLK (because data are shifted out of the ADS1251 on the falling edge of SCLK). In order to retrieve valid data, the entire DOR must be read before the DOUT/DRDY pin reverts back to $\overline{\mathrm{DRDY}}$ mode.

If SCLKs are not provided to the ADS1251 during the DOUT mode, the MSB of the DOR is present on the DOUT/DRDY line until the beginning of the time defined by $t_{4}$. If an incomplete read of the ADS1251 takes place while in DOUT mode (that is, less than 24 SCLKs were provided), the state of the last bit read is present on the DOUT/DRDY line until the beginning of the time defined by $t_{4}$. If more than 24 SCLKs are provided during DOUT mode, the DOUT/DRDY line stays LOW until the time defined by $\mathrm{t}_{4}$.


FIGURE 10. Expanded Digital Filter Response ( 60 Hz with a 10 Hz data output rate).

The internal data pointer for shifting data out on DOUT/DRDY is reset on the falling edge of the time defined by $t_{1}$ and $t_{4}$. This ensures that the first bit of data shifted out of the ADS1251 after DRDY mode is always the MSB of new data.

## SYNCHRONIZING MULTIPLE CONVERTERS

The normal state of SCLK is LOW; however, by holding SCLK HIGH, multiple ADS1251s can be synchronized. This is accomplished by holding SCLK HIGH for at least four, but less than 20, consecutive DOUT/DRDY cycles (see Figure 13). After the ADS1251 circuitry detects that SCLK has been held HIGH for four consecutive DOUT/DRDY cycles, the DOUT/DRDY pin pulses LOW for one CLK cycle and then is held HIGH, and the modulator is held in a reset state. The modulator will be released from reset and synchronization occurs on the falling edge of SCLK. With multiple converters, the falling edge transition of SCLK must occur simultaneously on all devices. It is important to note that prior to synchronization, the DOUT/ $\overline{D R D Y}$ pulse of multiple ADS1251s in the system could have a difference in timing up to one $\overline{\mathrm{DRDY}}$ period. Therefore, to ensure synchronization, the SCLK must be held HIGH for at least five $\overline{\text { DRDY }}$ cycles. The first DOUT/DRDY pulse after the falling edge of SCLK occurs at $t_{14}$. The first DOUT/DRDY pulse indicates valid data.

## POWER－DOWN MODE

The normal state of SCLK is LOW；however，by holding SCLK HIGH，the ADS1251 will enter power－down mode．This is accomplished by holding SCLK HIGH for at least 20 consecutive DOUT／DRDY periods（see Figure 14）．After the ADS1251 circuitry detects that SCLK has been held HIGH for four consecutive DOUT／䃌DY cycles，the DOUT／研DY pin pulses LOW for one CLK cycle and then is held HIGH，and the modulator is held in a reset state．If SCLK is held HIGH for an additional 16 DOUT／DRDY periods，the ADS1251 enters power－down mode．The part will be released from power－down mode on the falling edge of SCLK．It is impor－ tant to note that the DOUT／DRDY pin is held HIGH after four DOUT／研DY cycles，but power－down mode is not entered for an additional 16 DOUT／DRDY periods．The first DOUT／$\overline{\text { DRDY }}$ pulse after the falling edge of SCLK occurs at $\mathrm{t}_{16}$ and indicates valid data．Subsequent DOUT／DRDY pulses will occur normally．

## SERIAL INTERFACE

The ADS1251 includes a simple serial interface which can be connected to microcontrollers and digital signal processors in a variety of ways．Communications with the ADS1251 can commence on the first detection of the DOUT／DRDY pulse after power up．
It is important to note that the data from the ADS1251 is a 24－bit result transmitted MSB－first in Offset Binary Twos Complement format，as shown in Table III．
The data must be clocked out before the ADS1251 enters $\overline{\text { DRDY }}$ mode to ensure reception of valid data，as described in the DOUT／DRDY section of this data sheet．

| DIFFERENTIAL VOLTAGE INPUT | DIGITAL OUTPUT（HEX） |
| :---: | :---: |
| ＋Full－Scale | 7 FFFFFF $_{\mathrm{H}}$ |
| Zero | $000000_{\mathrm{H}}$ |
| －Full－Scale | $800000_{\mathrm{H}}$ |

TABLE III．ADS1251 Data Format（Offset Binary Twos Complement）．

| SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {DRDY }}$ | Conversion Cycle |  | 384 • CLK |  | ns |
| DRDY Mode | DRDY Mode |  | $36 \cdot$ CLK |  | ns |
| DOUT Mode | DOUT Mode |  | $348 \cdot$ CLK |  | ns |
| $\mathrm{t}_{1}$ | DOR Write Time |  | $6 \cdot$ CLK |  | ns |
| $\mathrm{t}_{2}$ | DOUT／$\overline{\text { DRDY }}$ LOW Time |  | $6 \cdot \mathrm{CLK}$ |  | ns |
| $\mathrm{t}_{3}$ | DOUT／DRDY HIGH Time（Prior to Data Out） |  | $6 \cdot \mathrm{CLK}$ |  | ns |
| $\mathrm{t}_{4}$ | DOUT／$\overline{\text { DRDY }}$ HIGH Time（Prior to Data Ready） |  | $24 \cdot$ CLK |  | ns |
| $t_{5}$ | Rising Edge of CLK to Falling Edge of DOUT／（1） |  |  | 30 | ns |
| $\mathrm{t}_{6}$ | End of $\overline{\text { DRDY }}$ Mode to Rising Edge of First SCLK | 30 |  |  | ns |
| $\mathrm{t}_{7}$ | End of DRDY Mode to Data Valid（Propagation Delay） |  |  | 30 | ns |
| $\mathrm{t}_{8}$ | Falling Edge of SCLK to Data Valid（Hold Time） | 5 |  |  | ns |
| $\mathrm{t}_{9}$ | Falling Edge of SCLK to Next Data Out Valid（Propagation Delay） |  |  | 30 | ns |
| $\mathrm{t}_{10}$ | SCLK Setup Time for Synchronization or Power Down | 30 |  |  | ns |
| $\mathrm{t}_{11}$ | DOUT／DRDY Pulse for Synchronization or Power Down |  | $3 \cdot$ CLK |  | ns |
| $\mathrm{t}_{12}$ | Rising Edge of SCLK Until Start of Synchronization | 1537 • CLK |  | 7679 •CLK | ns |
| $\mathrm{t}_{13}$ | Synchronization Time | 0．5 • CLK |  | 6143．5 • CLK | ns |
| $\mathrm{t}_{14}$ | Falling Edge of CLK（After SCLK Goes LOW）Until Start of DRDY Mode |  | 2042.5 • CLK |  | ns |
| $\mathrm{t}_{15}$ | Rising Edge of SCLK Until Start of Power Down | 7681 •CLK |  |  | ns |
| $\mathrm{t}_{16}$ | Falling Edge of CLK（After SCLK Goes LOW）Until Start of DRDY Mode |  | 2318.5 • CLK |  | ns |
| $\mathrm{t}_{17}$ | Falling Edge of Last DOUT／$\overline{\text { DRDY }}$ to Start of Power Down |  | 6144.5 • CLK |  | ns |

TABLE II．Digital Timing．


FIGURE 11．DOUT／$\overline{\text { DRDY }}$ Partitioning．


FIGURE 12. DOUT/DRDY Timing.

INSTRUMENTS
www.ti.com


## ISOLATION

The serial interface of the ADS1251 provides for simple isolation methods. The CLK signal can be local to the ADS1251, which then only requires two signals (SCLK and DOUT/( $\overline{\mathrm{DRDY}})$ to be used for isolated data acquisition.

## LAYOUT

## POWER SUPPLY

The power supply must be well-regulated and low-noise. For designs requiring very high resolution from the ADS1251, power-supply rejection will be a concern. Avoid running digital lines under the device as they may couple noise onto the die. High-frequency noise can capacitively couple into the analog portion of the device and will alias back into the passband of the digital filter, affecting the conversion result. This clock noise will cause an offset error.

## GROUNDING

The analog and digital sections of the system design should be carefully and cleanly partitioned. Each section should have its own ground plane with no overlap between them. GND should be connected to the analog ground plane, as well as all other analog grounds. Do not join the analog and digital ground planes on the board, but instead connect the two with a moderate signal trace. For multiple converters, connect the two ground planes at one location as central to all of the converters as possible. In some cases, experimentation may be required to find the best point to connect the two planes together. The printed circuit board can be designed to provide different analog/digital ground connections via short jumpers. The initial prototype can be used to establish which connection works best.

## DECOUPLING

Good decoupling practices should be used for the ADS1251 and for all components in the design. All decoupling capacitors, and specifically the $0.1 \mu \mathrm{~F}$ ceramic capacitors, should be placed as close as possible to the pin being decoupled. A $1 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F}$ capacitor, in parallel with a $0.1 \mu \mathrm{~F}$ ceramic capacitor, should be used to decouple $V_{D D}$ to GND.

## SYSTEM CONSIDERATIONS

The recommendations for power supplies and grounding will change depending on the requirements and specific design of the overall system. Achieving 24 bits of noise performance is a great deal more difficult than achieving 12 bits of noise performance. In general, a system can be broken up into four different stages:

- Analog Processing
- Analog Portion of the ADS1251
- Digital Portion of the ADS1251
- Digital Processing

For the simplest system consisting of minimal analog signal processing (basic filtering and gain), a microcontroller, and one clock source, one can achieve high resolution by powering all components from a common power supply. In addition, all components could share a common ground plane. Thus, there would be no distinctions between analog power and ground, and digital power and ground. The layout should still include a power plane, a ground plane, and careful decoupling. In a more extreme case, the design could include:

- Multiple ADS1251s
- Extensive Analog Signal Processing
- One or More Microcontrollers, Digital Signal Processors, or Microprocessors
- Many Different Clock Sources
- Interconnections to Various Other Systems

High resolution will be very difficult to achieve for this design. The approach would be to break the system into as many different parts as possible. For example, each ADS1251 may have its own analog processing front end.

## DEFINITION OF TERMS

An attempt has been made to use consistent terminology in this data sheet. In that regard, the definition of each term is provided here:
Analog-Input Differential Voltage-for an analog signal that is fully differential, the voltage range can be compared to that of an instrumentation amplifier. For example, if both analog inputs of the ADS1251 are at 2.048 V , the differential voltage is 0 V . If one analog input is at 0 V and the other
analog input is at 4.096 V , then the differential voltage magnitude is 4.096 V . This is the case regardless of which input is at 0 V and which is at 4.096 V . The digital-output result, however, is quite different. The analog-input differential voltage is given by the following equation:

$$
+\mathrm{V}_{\mathrm{IN}}-\left(-\mathrm{V}_{\mathrm{IN}}\right)
$$

A positive digital output is produced whenever the analoginput differential voltage is positive, whereas a negative digital output is produced whenever the differential is negative. For example, a positive full-scale output is produced when the converter is configured with a 4.096 V reference, and the analog-input differential is 4.096 V . The negative fullscale output is produced when the differential voltage is -4.096 V . In each case, the actual input voltages must remain within the -0.3 V to $+\mathrm{V}_{\mathrm{DD}}$ range.
Actual Analog-Input Voltage-the voltage at any one analog input relative to GND.
Full-Scale Range (FSR)—as with most A/D converters, the full-scale range of the ADS1251 is defined as the input which produces the positive full-scale digital output minus the input which produces the negative full-scale digital output. For example, when the converter is configured with a 4.096 V reference, the differential full-scale range is:
[4.096V (positive full-scale) $-(-4.096 \mathrm{~V}$ ) (negative full-scale)] $=8.192 \mathrm{~V}$
Least Significant Bit (LSB) Weight-this is the theoretical amount of voltage that the differential voltage at the analog input would have to change in order to observe a change in the output data of one least significant bit. It is computed as follows:

$$
\text { LSB Weight }=\frac{\text { Full-ScaleRange }}{2^{N}-1}=\frac{2 \cdot V_{\text {REF }}}{2^{N}-1}
$$

where N is the number of bits in the digital output.
Conversion Cycle-as used here, a conversion cycle refers to the time period between DOUT/DRDY pulses.
Effective Resolution (ER)—of the ADS1251, in a particular configuration, can be expressed in two different units: bits rms (referenced to output) and $\mu \mathrm{Vrms}$ (referenced to input). Computed directly from the converter's output data, each is a statistical calculation based on a given number of results. Noise occurs randomly; the rms value represents a statistical measure, which is one standard deviation. The ER in bits can be computed as follows:


The $2 \cdot \mathrm{~V}_{\text {REF }}$ figure in each calculation represents the fullscale range of the ADS1251. This means that both units are absolute expressions of resolution-the performance in different configurations can be directly compared, regardless of the units.
$\mathbf{f}_{\text {MOD }}$-frequency of the modulator and the frequency the input is sampled.

$$
\mathrm{f}_{\mathrm{MOD}}=\frac{\text { CLK Frequency }}{6}
$$

$\mathrm{f}_{\text {DATA }}$-Data output rate.

$$
f_{\text {DATA }}=\frac{f_{M O D}}{64}=\frac{\text { CLK Frequency }}{384}
$$

Noise Reduction-for random noise, the ER can be improved with averaging. The result is the reduction in noise by the factor $\sqrt{\mathrm{N}}$, where N is the number of averages, as shown in Table IV. This can be used to achieve true 24 -bit performance at a lower data rate. To achieve 24 bits of resolution, more than 24 bits must be accumulated. A 36-bit accumulator is required to achieve an ER of 24 bits. The following uses $\mathrm{V}_{\mathrm{REF}}=4.096 \mathrm{~V}$, with the ADS1251 outputting data at 20 kHz , a 4096 point average will take 204.8 ms . The benefits of averaging will be degraded if the input signal drifts during that 200 ms .

| N <br> (Number <br> of Averages) | NOISE <br> REDUCTION <br> FACTOR | ER <br> IN <br> $\mu V \mathbf{V r m s}$ | ER <br> IN <br> BITS rms |
| :---: | :---: | :---: | :---: |
| 1 | 1 | $16 \mu \mathrm{~V}$ | 19.26 |
| 2 | 1.414 | $11.3 \mu \mathrm{~V}$ | 19.75 |
| 4 | 2 | $8 \mu \mathrm{~V}$ | 20.26 |
| 8 | 2.82 | $5.66 \mu \mathrm{~V}$ | 20.76 |
| 16 | 4 | $4 \mu \mathrm{~V}$ | 21.26 |
| 32 | 5.66 | $2.83 \mu \mathrm{~V}$ | 21.76 |
| 64 | 8 | $2 \mu \mathrm{~V}$ | 22.26 |
| 128 | 11.3 | $1.41 \mu \mathrm{~V}$ | 22.76 |
| 256 | 16 | $1 \mu \mathrm{~V}$ | 23.26 |
| 512 | 22.6 | $0.71 \mu \mathrm{~V}$ | 23.76 |
| 1024 | 32 | $0.5 \mu \mathrm{~V}$ | 24.26 |
| 2048 | 45.25 | $0.35 \mu \mathrm{~V}$ | 24.76 |
| 4096 | 64 | $0.25 \mu \mathrm{~V}$ | 25.26 |

TABLE IV. Averaging for Noise Reduction.

## Revision History

| DATE | REVISION | PAGE | SECTION | DESCRIPTION |
| :---: | :---: | :---: | :---: | :--- |
| $6 / 09$ | D | 2 | Product Family Table | Changed ADS1251 maximum data rate from 26.8 kHz to 20.8 kHz . |
| $9 / 07$ | C | 12 | Table II | Changed $\mathrm{t}_{11}$ from $1 \cdot$ CLK to $3 \cdot$ CLK. |

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead/Ball Finish <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking $(4 / 5)$ | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADS1251U | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | $\begin{aligned} & \text { ADS } \\ & 1251 \mathrm{U} \end{aligned}$ | Samples |
| ADS1251U/2K5 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-2-260C-1 YEAR |  | ADS <br> 1251U | Samples |
| ADS1251U/2K5G4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-2-260C-1 YEAR |  | ADS <br> 1251U | Samples |
| ADS1251UG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | ADS <br> 1251U | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS \& no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS \& no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed $0.1 \%$ by weight in homogeneous material)
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by Tl to Customer on an annual basis.

## TAPE AND REEL INFORMATION


*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> W1 $(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADS1251U/2K5 | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADS1251U/2K5 | SOIC | D | 8 | 2500 | 853.0 | 449.0 | 35.0 |



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed . 006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.


SOLDER MASK DETAILS

NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.


NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.
Tl's products are provided subject to Tl's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.


[^0]:    All trademarks are the property of their respective owners.

